Espressif Systems /ESP32-C6 /SPI0 /SPI_SMEM_PMS3_ATTR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SPI_SMEM_PMS3_ATTR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (SPI_SMEM_PMS_RD_ATTR)SPI_SMEM_PMS_RD_ATTR 0 (SPI_SMEM_PMS_WR_ATTR)SPI_SMEM_PMS_WR_ATTR 0 (SPI_SMEM_PMS_ECC)SPI_SMEM_PMS_ECC

Description

SPI1 flash ACE section 3 start address register

Fields

SPI_SMEM_PMS_RD_ATTR

1: SPI1 external RAM ACE section %s read accessible. 0: Not allowed.

SPI_SMEM_PMS_WR_ATTR

1: SPI1 external RAM ACE section %s write accessible. 0: Not allowed.

SPI_SMEM_PMS_ECC

SPI1 external RAM ACE section %s ECC mode, 1: enable ECC mode. 0: Disable it. The external RAM ACE section %s is configured by registers SPI_SMEM_PMS%s_ADDR_REG and SPI_SMEM_PMS%s_SIZE_REG.

Links

() ()